My device is made by KOH etching large pits on silicon wafers using a nitride mask. After the pits are etched, 0.5um of silicon dioxide is deposited by LPCVD to cover the entire wafer. Etching parameters: - 6 hours in 80-degree KOH, 30% diluted with water - etch mask is an LPCVD deposited low-stress nitride oxide parameters: - phosphorous doped, deposited at 400C in LPCVD, annealed at 1000C for 30 min. - thickness 0.5um on horizontal surfaces We are seeing evidence of electrical leakage through this oxide layer. I'm wondering if the angled sidewalls etched by the KOH are too rough to be conformally covered by the oxide. Or maybe the oxide has pinholes, or not enough coverage at the corners of the pits? Has anyone experience something similar, or has any recommendations on how to solve the problem? Thanks! --------------------------------- Do you Yahoo!? vote.yahoo.com - Register online to vote today!